

- Wide Supply Voltage Range: 4.5V 24V
- 4A Peak Source Current and 4A Peak Sink
   Current
- Dual Input Configuration: Non-Inverting (IN+) or Inverting (IN-) Input
- Negative Input Voltage Capability: Down to -5V
- TTL Input-Logic Threshold
- Propagation Delay: 12ns
- Fast Rising and Falling Time: 9ns and 6ns
- Low Quiescent Current: 38uA
- Under Voltage Lock Out Protection of Supply Voltage
- Output Low When Input Floating
- Thermal Shutdown Protection: 170°C
- Available in TSOT23-5L Package
- Power MOSFET Gate Driver
- IGBT Gate Driver
- GaN Device Gate Driver
- Switching Power Supply
- Motor Control, Solar Power

The SCT51240 is a wide supply, single channel, high speed, low side gate driver for power MOSFET, IGBT, and wide band-gap device such as GaN. The 24V power supply rail enhances the driver output ringing endurance during the power device transition. The capability to switch below 5V power supply makes the SCT51240 work well for the low voltage threshold power device.

The SCT51240 can source and sink 4A peak current along with rail-to-rail output driving capability. The minimum 12ns input to output propagation delay enables it suitable for high frequency power converter application. The SCT51240 features wide input hysteresis that is compatible for TTL low voltage logic. The SCT51240 has the capability to handle negative input down to -5V, which enhances the input noise immunity. The IN+ and IN- input provides the flexibility to configure the SCT51240 either as non-inverting or inverting driver.

The SCT51240 has very low quiescent current that reduces the stand by power loss in the power converter. The SCT51240 gate driver adopts nonoverlap driver design to avoid the shoot-through of output stage.

The SCT51240 features 170°C thermal shut down protection and operates over a wide temperature range -40°C to 150°C. The SCT51240 is available in TSOT23-5L package.



SCT51240 Typical Application

#### Application Waveform





For more information www.silicontent.com © 2018 Silicon Content Technology Co., Ltd. All Rights Reserved Product Folder Links: SCT51240 NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Revision 1.0 Released to Production.

Revision 1.3: Page 8 Table 1, Page 9 input stage description

Revision 1.4: Add high limit for  $I_{\text{Q}}$  and RO in EC table

### PART NUMBER

Over operating free-air temperature range unless otherwise noted

| PARAMETER       | DEFINITION                     | MIN | MAX | UNIT |
|-----------------|--------------------------------|-----|-----|------|
| V <sub>DD</sub> | Supply voltage range           | 4.5 | 24  | V    |
| VIN+,IN-        | Input voltage range            | -5  | 24  | V    |
| TJ              | Operating junction temperature | -40 | 150 | °C   |

| PARAMETER | DEFINITION                                                                                    | MIN | МАХ | UNIT |
|-----------|-----------------------------------------------------------------------------------------------|-----|-----|------|
| Vesd      | Human Body Model (HBM), per ANSI-JEDEC-JS-001-<br>2014 specification, all pins <sup>(1)</sup> | -2  | +2  | kV   |
|           | Charged Device Model (CDM), per ANSI-JEDEC-JS-002-2014 specification, all pins <sup>(1)</sup> | -1  | +1  | kV   |

(1) HBM and CDM stressing are done in accordance with the ANSI/ESDA/JEDEC JS-001-2014 specification

| PARAMETER | THERMAL METRIC                                        | TSOT23-5 | UNIT |
|-----------|-------------------------------------------------------|----------|------|
| R         | Junction to ambient thermal resistance (1)            | 89       | °C/W |
| R         | Junction to case thermal resistance <sup>(1)</sup> 39 |          | 0/00 |

(1) SCT provides R and R numbers only as reference to estimate junction temperatures of the devices. R and R are not a characteristic of package itself, but of many other system level characteristics such as the design and layout of the printed circuit board (PCB) on which the SCT51240 is mounted, and external environmental factors. The PCB board is a heat sink that is soldered to the leads and thermal pad of the SCT51240. Changing the design or configuration of the PCB board changes the efficiency of the heat sink and therefore the actual R and R.



# SCT51240

# V<sub>DD</sub>=12V, T<sub>J</sub>=-40°C~125°C, typical values are tested under 25°C.

| SYMBOL                  | PARAMETER                | TEST CONDITION                                          | MIN | ТҮР        | MAX | UNIT    |
|-------------------------|--------------------------|---------------------------------------------------------|-----|------------|-----|---------|
| Power Supply and Output |                          |                                                         |     |            |     |         |
| V <sub>DD</sub>         | Operating supply voltage |                                                         | 4.5 |            | 24  | V       |
| Vdd_uvlo                | Input UVLO<br>Hysteresis | V <sub>DD</sub> rising                                  |     | 4.2<br>300 | 4.5 | V<br>mV |
| Ιο                      | Quiescent current        | IN+=IN-=GND or IN+=IN-=VDD,<br>VDD=3.5V, TJ=25°C        |     | 38         | 50  | uA      |
|                         |                          | IN+=IN-=GND or IN+=IN-=VDD,<br>VDD=3.5V, TJ=-40°C~125°C |     | 38         | 65  | uA      |
|                         |                          | IN+=IN-=GND, V <sub>DD</sub> =12V                       |     | 120        | 190 | uA      |

# INPUTS

V<sub>IN+</sub>0 g0 G[-]



V<sub>DD</sub>=12V, T<sub>A</sub>= 25°C.



Temperature (° C)

Figure 5. Output Rising Time Vs Temperature



VDD=3.5V

Figure 4. Input to Output Propagation Delay vs Temperature



Figure 7. ROH



7





#### Overview

The SCT51240 is a up to 24V wide supply, single channel, high speed, low side gate driver for power MOSFET and IGBT. The SCT51240 can source and sink 4A peak current along with the minimum propagation delay 12ns from input to output. The ability to handle -5V DC input increases



9



Figure 9. SCT51240 Output Vs VDD

# Input Stage

The input of SCT51240 is compatible on TTL logic that is independent of the VDD supply voltage. With typically high threshold = 2.1 V and typically low threshold = 1.0 V, the logic level thresholds are conveniently driven by PWM control signals derived from 3.3-V and 5-V digital power-Aoiihppitavite(v)38(u)A(identa)):A2(u)37(u)38(u)-A(identa)):A2(u)38(u)-A(identa)):A3-V and 5-V digital power-Aoiihppitavite(v)38(u)A(identa)):A3-V and 5-V digital power-Aoiihppitavite(v)38(u)A(identa)

The SCT51240 features a dual-input configuration with two input pins available to control the state of the output. The user has the flexibility to configure the device by using either a non-inverting input pin (IN+) or an inverting input pin (IN). The state of the output pin depends on the n the n ab34(n)-32(th)-8ETQotut ic ut091i+q0.-9(iQq(n) li)7(c912 0 612 7 cm)) and the n ab34(n)-32(th)-8ETQotut ic ut091i+q0.-9(iQq(n) li)7(c912 0 612 7 cm)).



#### Where

- Q<sub>g</sub> is the gate charge of the power device
- fsw is the switching frequency
- V<sub>DD</sub> is the supply voltage •

If R<sub>G</sub> applied between driver and gate of power device to slow down the power device transition, the power dissipation of the driver shows as below:

#### Where

- ROH is the equivalent pull up resistance of SCT51240 •
- RoL is the pull down resistance of SCT51240
- R<sub>G</sub> is the gate resistance between driver output and gate of power device. •

# **Application Waveforms**



Figure 15. IN- Switching OFF



(2)

(3)

# Layout Guideline

The SCT51240 provides the 4A output driving current and features very short rising and falling time at the power devices gate. The high di/dt causes driver output unexpected ringing when the driver output loop is not optimized. The regulator could suffer from malfunction and EMI noise if the power device gate has serious ringing. Below are the layout recommendations with using SCT51240 and Figure 16 is the layout example.

Put the SCT51240 as close as possible to the power device and minimize the gate driving loop including the driver output and power device gate. The power supply decoupling capacitors needs to be close to the VDD pin and GND pin to reduce the supply ripple.

Star-point grounding is recommended to minimize noise coupling from one current loop to the other. The GND of the driver connects to the other circuit node such as source of power MOSFET or ground of PWM controller at single point. The connected paths must be as short as possible to reduce parasitic inductance. A ground plane provides noise shielding and thermal dissipation as well.



Figure 16. SCT51240 PCB Layout Example

# **Thermal Considerations**

The maximum IC junction temperature should be restricted to 170°C under normal operating conditions. Calculate the maximum allowable dissipation,  $P_{D(max)}$ , and keep the actual power dissipation less than or equal to  $P_{D(max)}$ . The maximum-power-dissipation limit is determined using Equation (4).

(4)

where

- T<sub>A</sub> is the maximum ambient temperature for the application.
- R is the junction-to-ambient thermal resistance given in the Thermal Information table.

The real junction-to-ambient thermal resistance R of the package greatly depends on the PCB type, layout, and environmental factor. Soldering the ground pin to a large ground plate enhance the thermal performance. Using more vias connects the ground plate on the top layer and bottom layer around the IC without solder mask also improves the thermal capability.



13



TOP VIEW



SIDE VIEW

#### NOTE:

- 1. Drawing proposed to be made a JEDEC package outline MO-220 variation.
- 2. Drawing not to scale.
- 3. All linear dimensions are in millimeters.
- 4. Thermal pad shall be soldered on the board.
- 5. Dimensions of exposed pad on bottom of package do not include mold flash.
- 6. Contact PCB board fabrication for minimum solder mask web tolerances between the pins.

#### BOTTOM VIEW

| SYMBOL | Unit: Millimeter |     |      |  |
|--------|------------------|-----|------|--|
| STNBUL | MIN              | TYP | MAX  |  |
| А      |                  |     | 0.9  |  |
| A1     | 0.02             |     | 0.09 |  |
| A2     | 0.7              |     | 0.8  |  |
| b      | 0.35             |     | 0.5  |  |
| С      | 0.08             |     | 0.2  |  |
| D      | 2.82             |     | 3.02 |  |
| E      | 2.65             |     | 2.95 |  |
| E1     | 1.6              |     | 1.7  |  |
| е      | 0.95 (BSC)       |     |      |  |
| e1     | 1.90 (BSC)       |     |      |  |
| L      | 0.3              |     | 0.6  |  |
|        | 0°               |     | 8°   |  |









15





| PART NUMBERS | DESCRIPTION                                                         | COMMENTS                                                                       |
|--------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------|
| SCT52240     | Up to 24V Supply, 4-A Dual<br>Channel High Speed Low<br>Side Driver | <ul> <li>Stackable Output Application</li> <li>-5V Input Capability</li> </ul> |

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee the third party Intellectual Property rights are not infringed upon when integrating Silicon Content Technology (SCT) products into any application. SCT will not assume any legal responsibility for any said applications

